## Section I [Individual Work]

## 1) True-False

Print True (T) or False (F), whichever is more appropriate, following each statement. Please include in

| 7     | your answer why you believe the answer is true or false. Please be succinct.                                                                                                                                                                                                                                                                                                          |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | (a) During the discharge of an output node (in a logic gate) the energy stored in its capacitance is dumped into ground.                                                                                                                                                                                                                                                              |
|       | (b) Logical effort g is independent of the size of the transistors in a logic gate.  To logical effort is related to gate ratios and topology.                                                                                                                                                                                                                                        |
|       | (c) Gate leakage of PMOS transistors is lower than NMOS transistors of the same tox.  T: electron mobility > hate mobility                                                                                                                                                                                                                                                            |
|       | (d) The larger the transistors in the critical path of a circuit, the lower the delay.  Fr C=RC Large Frensisters increase R which increase                                                                                                                                                                                                                                           |
| 10-D- | (e) The dynamic power dissipation of a NAND gate whose one input is grounded, equals zero.  - Vo fith ther input has frequency f between logic or I  Phynamic = & CV f Phynamic 13 ren zero.  (f) Method of Logical Effort is used to optimize the power dissipation in a digital CMOS circuit.  F; Method of Logical Effort is used to minimize delay or latency in  a cross archit, |
|       | (g) High Vt transistors can be used in non-critical paths to save energy.  This wied in non-critical path  Low Vt is used in critical path                                                                                                                                                                                                                                            |
|       | (h) Instantaneous power is used to determine the wire thickness.                                                                                                                                                                                                                                                                                                                      |
|       | (i) A digital circuit sized for minimum delay, has the maximum power consumption.  F: P= XCVF Paver consumption is most affected by                                                                                                                                                                                                                                                   |
| 4.    | (j) The ratio of the stored energy at the output capacitance of an inverter to the heat dissipated by its PMOS transistor is 1.                                                                                                                                                                                                                                                       |
| - *** |                                                                                                                                                                                                                                                                                                                                                                                       |

## 2) Multiple Choice Questions

Print the letter corresponding to the *most appropriate* answer and add an explanation as to why that is the best answer.

(a) If the optimum number of inverters driving a load is 5, and the input capacitance of the first inverter is 3 units, what is the input capacitance of the last inverter?



- 3) If we ignore the parasitic delay of inverters, the optimum stage effort is
  - (a) 4.
  - (b) π.
  - (c) e.
  - (d) 2.

4) Short-circuit power dissipation is typically about ..... of the total dynamic power?

(a) 10% Relates to transister switch, both Presymos

(b) 30% can be an at the same time

(c) 50%

(d) 70%

- 5) Decreasing which parameter among the following is most effective in reducing dynamic power dissipation? Paymonic = OCVDOF
  - (a) Frequency
  - (b) Switching activity
  - (c) Power supply voltage
  - (d) Effective capacitance
- 6) If all transistor sizes are the same, and if all inputs are low (i.e. 0), which of the following logic gates has the highest static energy dissipation?
  - (a) Inverter
  - (b) NAND
  - (c) NOR
  - (d) Tristate inverter

3) Logical Effort

For the conventional CMOS logic gate implementing Z = (A + BC)(E + F) find p and g for different inputs.



## 4) Delay Optimization

Consider the following circuit. The input NAND has an input capacitance of 10 units. The output capacitance is equivalent to 85 units. The units can be considered W/L of a transistor with minimum width and length. Assume that the polarity of the output is not important.  $\rho = 7$ 



B) Calculate the path effort F for the critical path in the circuit.

C) Find the optimum number of stages  $\hat{N}$  for minimizing the delay in the circuit. Modify the circuit, if necessary to achieve the minimum delay. Revise the parameters p, g, b, and h for the logic gates and include inserted inverters.

parameters p, g, b, and h for the logic gates and p = 1 and p = 3 and p = 3

D) Calculate the minimum possible normalized and absolute delays for the circuit.

Normalized 172 42 5/2 Hosolwei 744

E) Find the unknown input capacitances for the logic gates, including any inserted inverters.

F) Draw a schematic diagram of the logic gates in the modified circuit indicating the actual W/L of all transistors.



G) If you inserted any inverters, calculate how much you improved the delay by doing so? Use the formula on the front page for % improvement.

D=NPN+P  
old: 
$$3(251.85)^{3}+3p.nJ+2p.nJ+2p.nJ=25.95$$
  
new:  $4(352.60)^{4}+3+2+2+1=24.33$   
 $\frac{24.33-25.95}{25.95}=6.23\%$ 

H) Calculate how much you saved or wasted area (or energy dissipation) by doing so. You may take the total transistor widths as an indication for the area (and energy)?

take the total transistor widths as an indication for the area (and energy)?

$$01d: 3NAND+12NOR]+12NAND]+4$$
 $=3(1.2.8+1.3):6n+2(4.8+1.3).6n\cdot2$ 
 $+2(2.8+1.3).6n\cdot4=197.88nn^2$ 
 $-2(2.8+1.3)+3(1.5.8+1.3)+2(4.8+1.3)\cdot4$ 
 $+2(2.8+1.3)+3(1.5.8+1.3)+2(4.8+1.3)\cdot4$ 
 $+2(2.8+1.3)\cdot4$ 
 $+2(2.8+1.3)\cdot4$ 

- 5) Design a digital modulo-6 counter with the following characteristics:
- Three output bits: Q2,Q1,Q0
- Synchronous count count up on the rising edge of a clock (CLK)
- Synchronous load load an external input (I2,I1,I0) as the new counter state on the rising edge of CLK
- Asynchronous clear active-low CLEAR\* signal forces the counter state to 000

The input/output signals are as follows:

CLK

: active-high clock input CLEAR\*

active-low clear input

L/C\*

: high to select load, low to select count I2,I1,I0: parallel

Your design must use D flip flops and simple logic gates, with the circuit minimized as much as possible.

data inputs

Q2,Q1,Q0

: parallel data outputs

- 6) Describe how you would test your counter design.
- What input values will you apply in each clock cycle of the test, and what output values would you expect?
- Indicated the reason for selecting each input pattern (what aspect of the counter design is to be tested?)